Part Number Hot Search : 
5371BG 06L20 ICL3243E MC33364 SS310 EC2C25 ZX8510 LV8112V
Product Description
Full Text Search
 

To Download CY8CMBR3102-SX1I Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  cy8cmbr3002, cy8cmbr3102 cy8cmbr3106s, cy8cmbr3108 cy8cmbr3110, cy8cmbr3116 datasheet capsense ? express? controllers with smartsense? auto-tuning 16 buttons, 2 sliders, proximity sensors cypress semiconductor corporation ? 198 champion court ? san jose , ca 95134-1709 ? 408-943-2600 document number: 001-85330 rev. *g revised may 6, 2014 capsense express 16 button controller general description the cy8cmbr3xxx capsense ? express? controllers en able advanced, yet easy-to-implement , capacitive touch sensing user interface solutions. this register-configurable family, which supp orts up to 16 capacitive sensing inputs, eliminates time-cons uming firmware development. these controllers are ideal for implementing capacitive buttons, sliders, and proximity sensing solutions with minimal developmen t-cycle times. the cy8cmbr3xxx family features an advanced analog sensing channel and the capacitive sigma delta plus (csd plus) sensing algorithm, which delivers a signal-to-noise ra tio (snr) of greater than 100:1 to ensure touch accuracy even in extremely noisy environments. these controllers are enabled with cypress's smar tsense? auto-tuning algorithm, which compensates for manufac- turing variations and dynamically monitors and maintains optimal sensor performance in all environmental conditions. in additio n, smartsense auto-tuning enables a faster time-to-market by elim inating the time-consuming manual tuning efforts during developme nt and production ramp-up. advanced features, such as led brightness control, proximity sensing, and system diagnostics, save development time. these controllers enable robust water-tolerant designs by eliminating fa lse touches due to mist, water droplets, or streaming water. the cy8cmbr3xxx controllers are offered in a variety of small form factor industry-standard packages. the ecosystem for the cy8cmbr3xxx family includes development tools?software and ha rdware?to enable rapid user interface designs. for example, the ez-click customizer tool is a simple graphical user interface software for configuring the device fea tures through the i 2 c interface. this tool also supports capsense data vie wing to monitor system performance and support validation and debugging. another tool, the design toolbox, simplifies circuit b oard layout by providing design guidelines and layout recommen da- tions to optimize sensor size, tr ace lengths, and parasi tic capacitance. to quickly evaluat e the cy8cmbr3xxx fa mily features, u se the cy3280-mbr3 evaluation kit . features register-configurable capsense express controller ? no firmware development required ? patented csd sensing algorithm ? high sensitivity (0.1 pf) ? overlay thickness of up to 15 mm for glass and 5 mm for plastic ? proximity solutions ? sensitivity up to 2 ff per count ? best-in-class >100:1 snr performance ? superior noise-immunity performance against conducted and radiated noise ? ultra-low radiated emissions ? smartsense auto-tuning ? sets and maintains optimal sensor performance during run time ? eliminates manual tuning during development and produc- tion low-power capsense ? average current consumption of 22 a per sensor at 120-ms refresh interval ? wide parasitic capacitance (c p ) range: 5?45 pf advanced user interface features ? water tolerance ? user-configurable led brightness for visual touch feedback ? up to eight high-sink current gpos to drive leds ? buzzer signal output for audible touch feedback ? flanking sensor suppression (fss) to eliminate false touch- es in closely spaced buttons ? analog voltage output ? attention line interrupt to the host to indicate any change in sensor status system diagnostics to detect ? improper value of the modulating capacitor (cmod) ? out of range sensor parasitic capacitance (c p ) ? sensor shorts ez-click? customizer tool ? simple gui for device configuration ? data viewing and monitoring for capsense buttons, sliders, and proximity sensors ? system diagnostics for rapid debug i 2 c slave ? supports up to 400 khz ? wake-on-hardware address match ? no bus-stalling or clock-stretching during transactions low-power 1.71-v to 5.5-v operation ? deep sleep mode with wake-up on interrupt and i 2 c address detect industrial temperature range: ?40 c to +85 c package options ? 8-pin soic (150 mil) ? 16-pin soic (150 mil) ? 16-pin qfn (3 3 0.6 mm) ? 24-pin qfn (4 4 0.6 mm)
cy8cmbr3002, cy8cmbr3102 cy8cmbr3106s, cy8cmbr3108 cy8cmbr3110, cy8cmbr3116 datasheet document number: 001-85330 rev. *g page 2 of 37 contents system overview.............................................................. 3 features overview............................................................ 4 capsense sensors ..................................................... 4 sliders ......................................................................... 4 proximity sensors ....................................................... 4 smartsense auto-tuning ............................................. 4 water tolerance...................... .................................... 4 noise immunity............................................................ 4 flanking sensor suppression (fss) ........................... 4 touch feedback.......................................................... 4 general-purpose outputs (gpo s) .............................. 4 buzzer drive................................................................ 4 register configurability ............................................... 5 communication to host ............................................... 5 system diagnostics..................................................... 5 ultra-low power consumption... ................................. 5 pinouts .............................................................................. 6 cy8cmbr3116 (16 sensing inputs)........................... 6 cy8cmbr3106s (16 sensing inputs; sliders supported) 7 cy8cmbr3108 (8 sensing inputs)............................. 8 cy8cmbr3110 (10 sensing inputs)........................... 9 cy8cmbr3102 (2 sensing inputs)........................... 10 cy8cmbr3002 (2 sensing inputs)........................... 10 cy8cmbr3xxx ecosystem............................................ 11 documentation ............................................................... 11 design guides........................................................... 11 registers trm .......................................................... 11 software utility ............................................................... 11 ez-click customizer tool.......................................... 11 tools ................................................................................ 11 design toolbox ......................................................... 11 evaluation kits........................................................... 11 online ........................................................................ 11 training ..................................................................... 11 technical support ..................................................... 11 device feature details ................................................... 12 automatic threshold ............... .................................. 12 sensitivity control...................................................... 12 sensor auto reset .................................................... 12 noise immunity.......................................................... 13 flanking sensor suppression . .................................. 13 general-purpose outputs ....... .................................. 13 led on time ............................................................ 13 toggle ....................................................................... 14 buzzer signal output ................................................ 14 host interrupt............................................................. 15 latch status output................................................... 15 analog voltage output ............. ............... .............. .... 15 system diagnostics................................................... 16 example application schematics ................................. 17 power supply information ............................................. 19 electrical specifications ................................................ 20 absolute maximum ra tings....................................... 20 operating temperature ............................................. 20 dc electrical characteristics..................................... 20 ac electrical specifications....................................... 21 i2c specifications...................................................... 22 system specifications ................................................... 23 power consumption and operational states .............. 25 response time ............................................................... 27 cy8cmbr3xxx resets ................................................... 27 host communication protocol...................................... 27 i2c slave address..................................................... 27 i2c communication guidelines................................. 28 write operation ......................................................... 28 setting the device data pointe r ................................ 28 read operation ........ .............. .............. .............. ....... 29 layout guidelines and best practices ......................... 30 ordering information...................................................... 30 packaging dimensions .................................................. 31 thermal impedances................................................. 33 solder reflow specifications.. ................................... 33 appendix ......................................................................... 34 units of measure ....................................................... 34 glossary .......................................................................... 35 reference documents.................................................... 35 document history page ................................................. 36 sales, solutions, and legal information ...................... 38 worldwide sales and design supp ort............. .......... 38 products .................................................................... 38 psoc? solutions ...................................................... 38 cypress developer community................................. 38 technical support .................. ................................... 38
cy8cmbr3002, cy8cmbr3102 cy8cmbr3106s, cy8cmbr3108 cy8cmbr3110, cy8cmbr3116 datasheet document number: 001-85330 rev. *g page 3 of 37 system overview a capacitive sensor detects chan ges in capacitance to determine the presence of a touch or proximity to conductive objects. the capacitive sensor can be a capacitive button that replaces the traditional mechanical buttons, a capacitive slider that replaces mechanical knobs, or a proximity sensor that replaces an infrared sensor in a user interface solution. a typical capacitive user interface system cons ists of the following: a capacitive sensor an audio-visual output, such as a buzzer or an led a capacitive sensing controller connected to the sensor a host processor the capacitive controller connect s the sensor and the output to the host processor through a comm unication interface, such as an i 2 c or a gpo. the capacitive user interface system serves as a human-machine interface that takes the user?s touch inputs and provides audio-visual feedback through a buzzer or an led. cy8cmbr3xxx is a family of capa citive sensing controllers, which senses the change in ca pacitance based on touch or proximity, and controls the user interface system accordingly. the sensing algorithm, built in the controllers, determines the presence of touch and drives the outputs or sends signals to the host processor. this algorithm can distinguish between the signal (based on touch or proxim ity) and noise, which can be caused by environmental or electrical conditions. figure 1 shows a typical user inte rface system with capacitive buttons connected to a cy8cmbr3xxx capsense express controller, which controls t he system and also communicates with the host processor through i 2 c. traditionally, capacitive sensing controllers require firmware development to perform specific user interface functions and manual system tuning to achieve optimal performance. however, the cy8cmbr3xxx capsense express family of controllers does not require any firmware development, acceler- ating time-to-market. these devices feature smartsense auto-tuning, which eliminates the need for manual tuning, providing optimal performance even under extremely noisy conditions. figure 1. typical capsense system cy8cmbr3xxx capsense controller buzzer leds host processor i2c hi linear slider radial slider capsense sensors capsense buttons outputs host interrupt
cy8cmbr3002, cy8cmbr3102 cy8cmbr3106s, cy8cmbr3108 cy8cmbr3110, cy8cmbr3116 datasheet document number: 001-85330 rev. *g page 4 of 37 features overview capsense sensors the cy8cmbr3xxx family of controllers supports up to 16 capacitive sensors. these can be configured as follows: up to 16 capsense buttons up to two sliders: configurable as linear or radial sliders up to two proximity sensors that can detect up to 30-cm proximity distance sliders supports up to two 5-segment sliders configures each slider individually as linear or radial combines both sliders to form one 10-segment slider slider resolution is user-configurable proximity sensors the cy8cmbr3xxx family suppor ts up to two proximity sensors with a detection range of up to 30 cm. these proximity sensors are capable of detecti ng both proximity and touch events. the wake-on-approach featur e wakes the devices from a low-power state to active mode on a proximity event. the device also features driven shield, which enhances the proximity sensing range in t he presence of metal objects. the device supports proximity sensors with c p ranging from 8 pf to 45 pf. smartsense auto-tuning the cy8cmbr3xxx family featur es smartsense auto-tuning, cypress's patented capsense algorithm, which continuously compensates for system and environmental changes during run time. smartsense auto-tuning has the following advantages: reduces design effort by eliminating manual tuning adapts to variations in pcb, overlay, paint, and manufacturing that degrade touch-sensing performance eliminates manual tuning in production adapts to changes in the system environment due to noise allows a platform design approach with different overlays, button shapes, and trace lengths water tolerance the cy8cmbr3xxx family delivers water-tolerant designs that eliminate false touches due to wet conditions, such as water droplets, moisture, mist, steam, or even wet hands. the capsense controller locks up the us er interface in firmware to prevent touch inputs in streaming water. the cy8cmbr3xxx family offers wa ter-tolerance to liquids such as water, ketchup, oil, and blood. enable the shield electrode through the register map , using ez-click, to prevent false touches under wet conditions and enable both the shield electrod e and guard sensor to prevent false touches in streaming water conditions. the shield electrode and guard sensor consume a port pin each in the capsense controller. refer to the cy8cmbr3xxx capsense design guide for best practices and design guidelines for implementing water-tolerant designs. noise immunity the cy8cmbr3xxx family features the robust csd plus capacitive sensing algorithm. additionally, it implements the advanced noise immunity algorithm, emc, for stable operation in extremely noisy conditions. the emc algorithm has higher average power consumption. for low-power applications, where nois e conditions are not extreme, you can disable this feature through the i 2 c interface. flanking sensor suppression (fss) this feature distinguishes between signals from closely spaced buttons, eliminating false touches. it ensures that the system recognizes only the first button touched. touch feedback the cy8cmbr3xxx family has pins that you can configure for audio-visual feedback through a buzzer or an led. general-purpose outputs (gpos) the gpos are high-sink current, open-drain outputs that can drive most leds. the gpo status can be controlled directly by the capsense sensors so that a sensor 'on' status automatically turns on a corresponding led. alternatively, gpos can be controlled by the host through the i 2 c interface. the gpos also support advanced features, such as: csx to gpox direct drive: directly control the gpos upon button touch or proximity event. pulse width modulation (pwm): controls led brightness. toggle: the gpo status is toggled upon every touch event on the button sensors, an d proximity event on proximity sensors, to mimic the functionality of t he mechanical toggle switch. voltage output: analog voltage that represents the button status. buzzer drive the output pins of the cy 8cmbr3xxx controllers can be configured for driving a single-input dc piezo-electric buzzer through a pwm. the pwm frequency and buzzer activation duration are configurable. the buzzer output is activated for a finite amount of time when a finger touch is detected.
cy8cmbr3002, cy8cmbr3102 cy8cmbr3106s, cy8cmbr3108 cy8cmbr3110, cy8cmbr3116 datasheet document number: 001-85330 rev. *g page 5 of 37 register configurability the cy8cmbr3xxx registers may be configured through the i 2 c interface. device features may be enabled, disabled, or modified by writing appropriate values to the i 2 c configurable register map . this register map also provi des various status outputs to indicate the touch/release stat us and system performance and debug parameters. you can access the register map of the device through the i 2 c interface by a host controller, su ch as a microcontroller or the ez-click customizer. the cy8cmbr3xxx devices feature a safe register map update mechanism to overcome configuration data corruption, which can occur due to power failure during flash writes or any other spurious events. if the configuration data is corrupted during a register map update, the devices reconfigure themselves to the last known valid configuration. communication to host the cy8cmbr3xxx family communicates to a host processor through the following methods: the i 2 c interface allows the host to configure parameters and receive status information on touch events the host interrupt alerts the host when a new touch event occurs. this helps to build effective communication between the host and the capsense cont roller. alternatively, the cpu can poll the device status by reading through i 2 c. the gpo provides the on or of f sensor status to the host. the gpo ports can also be used to implement analog voltage and dc output (dco) using an external resistor network. system diagnostics the cy8cmbr3xxx devices are equipped with a system diagnostics feature to detect system-level fa ult conditions and to avoid failure of the user interface design. the system diagnostic features also help to monitor system-level parameters to debug the design during development. the built-in system diagnostics detects the following fault condi- tions at power-up and helps to monitor the following: improper value of the modulating capacitor (c mod ) c p value out of range sensor shorts ultra-low power consumption for low-power applications, such as those operated by a battery, select a capacitive sensing controller that has ultra-low average power consumption. the cy8cmbr3xxx controllers draw an average current of 22 a per sensor at 1.8 v. the cy8cmbr3xxx family supports two operating modes: active: the sensors are scanned periodically for power optimization. deep sleep: the sensors are not scanned until a command from the host is received to resume sensor scanning. in the active mode, cy8cmbr3xxx family implements additional techniques, such as optimizing the average power consumption and providing a smooth user interface experience without increasing the refresh interval. in addition to these modes, th e device has a wake-on approach feature, which uses proximity sensing to reduce the average power consumption, ensuring po wer saving when the system is inactive. details of all features are documented in device feature details on page 12 .
cy8cmbr3002, cy8cmbr3102 cy8cmbr3106s, cy8cmbr3108 cy8cmbr3110, cy8cmbr3116 datasheet document number: 001-85330 rev. *g page 6 of 37 pinouts cy8cmbr3116 (16 sensing inputs) table 1. pin diagram and definitions - cy8cmbr3116 24-qfn pin diagram pin # pin name type description if unused default configuration 1 cs0/ps0 ? capsense button / proximity sensor, controls gpo0 ground/ground cs0 2 cs1/ps1 ? capsense button / proximity sensor, controls gpo1 ground/ground cs1 3 cs2/guard ? capsense button / guard sensor, controls gpo2 ground/ground cs2 4 cs3 ? capsense button, controls gpo3 ground cs3 5 cmod ? external modulator capacitor. connect 2.2 nf/5 v/x7r or npo capacitor na cmod 6 vcc power internal regulator output. connect a 0.1-f decoupling capacitor if vdd > 1.8 v. if vdd is 1.71 v to 1.89 v, short this pin to vdd. na vcc 7 vdd power power na vdd 8 vss power ground na vss 9 cs15/sh/hi i/do capsense button / shield electrode/ host interrupt (spo1 in the register map ) ground/leave open/leave open hi 10 cs14/gpo6 i/do capsense button / general purpose output (gpo) ground/leave open gpo6 11 cs13/gpo5 i/do capsense button / gpo ground/leave open gpo5 12 cs12/gpo4 i/do capsense button / gpo ground/leave open gpo4 13 cs11/gpo3 i/do capsense button / gpo ground/leave open gpo3 14 cs10/gpo2 i/do capsense button / gpo ground/leave open gpo2 15 cs9/gpo1 i/do capsense button / gpo ground/leave open gpo1 16 cs8/gpo0 i/do capsense button / gpo ground/leave open gpo0 17 cs7 ? capsense button, controls gpo7 ground cs7 18 cs6 ? capsense button, controls gpo6 leave open cs6 19 cs5 ? capsense button, controls gpo5 ground cs5 20 cs4 ? capsense button, controls gpo4 ground cs4 21 i2c sda dio i2c data leave open i2c sda 22 i2c scl dio i2c clock leave open i2c scl 23 hi /buz/ gpo7 do host interrupt/buzzer output/ gpo (spo0 in the register map ) leave open/ leave open/ leave open gpo7 24 xres xres active low external reset (an active low pulse on this pin resets the capsense controller) leave open xres 25 center pad [1] e-pad connect to vss for best mechanical, thermal, and electrical performance floating, not connected to any other signal e-pad legend : i = analog input, o = analog output, dio = digital input/output, do = digital output, cs = capsense button, ps = proximity se nsor sh = shield electrode, buz = buzzer output, gpo = general purpose output, guard = guard sensor, spo = special purpose output. note 1. the center pad on the qfn package should be connected to gro und (vss) for best mechanical, thermal, and electrical performanc e. if it is not connected to ground, it should be left floating without being connected to any other signal. qfn (top view) cs0/ps0 cs3 cmod vcc 1 2 3 4 5 6 18 17 16 15 14 13 cs7 cs8/gpo0 24 23 22 21 20 19 hi/buz/gpo7 i2c scl i2c sda cs4 cs6 7 8 9 10 11 12 vdd 4/gpo6 3/gpo5 cs2/guard vss cs11/gpo3 2/gpo4 cs10/gpo2 cs9/gpo1 cs5 xres 5/sh/hi cs1/ps1
cy8cmbr3002, cy8cmbr3102 cy8cmbr3106s, cy8cmbr3108 cy8cmbr3110, cy8cmbr3116 datasheet document number: 001-85330 rev. *g page 7 of 37 cy8cmbr3106s (16 sensing inputs; sliders supported) table 2. pin diagram and definitions - cy8cmbr3106s 24-qfn pin diagram pin # pin name type description if unused default configuration 1 cs0/ps0 ? capsense button / proximity sensor ground/ground cs0 2 cs1/ps1 ? capsense button / proximity sensor ground/ground cs1 3 cs2 ? capsense button ground cs2 4 cs3 ? capsense button ground cs3 5 cmod ? external modulator capacitor. connect 2.2 nf/ 5 v/x7r or npo capacitor na cmod 6 vcc power internal regulator output. connect a 0.1-f decoupling capacitor if vdd > 1.8 v. if vdd is 1.71 v to 1.89 v, short this pin to vdd. na vcc 7 vdd power power na vdd 8 vss power ground na vss 9 sld10 ? slider1, segment0 ground sld10 10 sld11 ? slider1, segment1 ground sld11 11 sld12 ? slider1, segment2 ground sld12 12 sld13 ? slider1, segment3 ground sld13 13 sld14 ? slider1, segment4 ground sld14 14 cs11/sld20 ? capsense button / slider2, segment0 ground/ground sld20 15 cs12/sld21 ? capsense button / slider2, segment1 ground/ground sld21 16 cs13/sld22 ? capsense button / slider2, segment2 ground/ground sld22 17 cs14/sld23 ? capsense button / slider2, segment3 ground/ground sld23 18 cs15/sld24 ? capsense button / slider2, segment4 leave open/leave open sld24 19 cs5/sh/hi ? capsense button / shield electrode/host interrupt. (spo1 in the register map ) ground/leave open/leave open cs5 20 cs4 ? capsense button ground cs4 21 i2c sda dio i2c data leave open i2c sda 22 i2c scl dio i2c clock leave open i2c scl 23 hi /buz o host interrupt / buzzer output. this pin acts as spo0 for this device (spo0 in register map ). leave open/leave open hi 24 xres xres external reset leave open xres 25 center pad [2] e-pad connect to vss for best mechanical, thermal and electrical performance floating, not connected to any other signal e-pad legend : i = analog input, o = analog output, dio = digital input/output, cs = capsense button, ps = proximity sensor, sh = shield electrode, buz = buzzer output, spo = special purpose output. note 2. the center pad on the qfn package should be connected to ground (v ss) for best mechanical, thermal, and electrical performanc e. if it is not connected to ground, it should be left floating without being connected to any other signal. qfn (top view) cs0/ps0 cs3 cmod vcc 1 2 3 4 5 6 18 17 16 15 14 13 cs14/sld23 cs13/sld22 24 23 22 21 20 19 hi/buz i2c scl i2c sda cs4 cs15/sld24 7 8 9 10 11 12 vdd sld11 sld12 cs2 vss sld14 sld13 cs11/sld20 cs12/sld21 cs5/sh/hi xres sld10 cs1/ps1
cy8cmbr3002, cy8cmbr3102 cy8cmbr3106s, cy8cmbr3108 cy8cmbr3110, cy8cmbr3116 datasheet document number: 001-85330 rev. *g page 8 of 37 cy8cmbr3108 (8 sensing inputs) note 3. the center pad on the qfn package should be connected to ground (v ss) for best mechanical, thermal, and electrical performanc e. if it is not connected to ground, it should be left floating without being connected to any other signal. table 3. pin diagram and definitions - cy8cmbr3108 16-qfn pin diagram pin # pin name type description if unused default configuration 1 cs0/ps0 ? capsense button / proximity sensor, controls gpo0 ground/ground cs0 2 cs1/ps1 ? capsense button / proximity sensor, controls gpo1 ground/ground cs1 3 cmod ? external modulator capacitor. connect 2.2 nf/5 v/x7r or npo capacitor na cmod 4 vcc power internal regulator output. connect a 0.1-f decoupling capacitor if vdd > 1.8 v. if vdd is 1.71 v to 1.89 v, short this pin to vdd na vcc 5 vddio power power for i2c and hi lines connect to vdd vddio 6 vdd power power na vdd 7 vss power ground na vss 8 cs4/gpo0 i/do capsense button / gpo ground/leave open gpo0 9 cs5/gpo1 ? capsense button / gpo ground/leave open gpo1 10 cs6/gpo2 i/do capsense button / gpo ground/leave open gpo2 11 cs7/gpo3/ sh i/do capsense button / gpo/ shield electrode. (spo1 in the register map ) ground/leave open gpo3 12 cs2/guard ? capsense button, controls gpo2 / guard sensor leave open/leave open cs2 13 cs3 ? capsense button, controls gpo3 ground cs3 14 i2c sda dio i2c data leave open i2c sda 15 i2c scl dio i2c clock leave open i2c scl 16 hi /buz do host interrupt / buzzer output supply voltage for buzzer and pull-up resistor on hi should be equal to vddio (spo0 in the register map ). leave open/leave open hi 17 center pad [3] e-pad connect to vss for best mechanical, thermal and electrical performance floating, not connected to any other signal e-pad legend : i = analog input, o = analog output, dio = digital input/output, cs = capsense button, ps = proximity sensor sh = shield electrode, buz = buzzer output, gpo = general purpose output, guard = guard sensor, spo = special purpose output. cs0/ps0 cmod vcc vddio i2c scl i2c sda cs3 cs2/guard vdd cs4/gpo0 cs5/gpo1 cs1/ps1 cs6/gpo2 cs7/gpo3/sh hi/buz vss qfn (top view) 1 2 3 4 12 11 10 9 16 15 14 13 5 6 7 8
cy8cmbr3002, cy8cmbr3102 cy8cmbr3106s, cy8cmbr3108 cy8cmbr3110, cy8cmbr3116 datasheet document number: 001-85330 rev. *g page 9 of 37 cy8cmbr3110 (10 sensing inputs) table 4. pin diagram and definitions - cy8cmbr3110 16-soic pin # pin name type description if unused default configuration pin diagram 1 i2c sda dio i2c data leave open i2c sda 2 i2c scl dio i2c clock leave open i2c scl 3 cs0/ps0 ? capsense button / proximity sensor, controls gpo0 ground/ground cs0 4 cs1/ps1 ? capsense button / proximity sensor, controls gpo1 ground/ground cs1 5 cmod ? external modulator capacitor. connect 2.2 nf/5 v/x7r or npo capacitor na cmod 6 vcc power internal regulator output. connect a 0.1-f decoupling capacitor if vdd > 1.8 v. if vdd is 1.71 v to 1.89 v, short this pin to vdd na vcc 7 vdd power power na vdd 8 vss power ground na vss 9 cs5/gpo0 i/do capsense button / gpo ground/leave open gpo0 10 cs6/gpo1 i/do capsense button / gpo ground/leave open gpo1 11 cs7/gpo2 i/do capsense button / gpo ground/leave open gpo2 12 cs8/gpo3 i/do capsense button / gpo ground/leave open gpo3 13 cs2/guard ? capsense button, controls gpo2 / guard sensor ground/leave open cs2 14 cs9/gpo4/hi / buz i/do capsense button / gpo / host interrupt/buzzer output. (spo1 in the register map ) leave open/leave open/leave open/leave open gpo4 15 cs3 ? capsense button, controls gpo3 ground cs3 16 cs4/sh i/o capsense button, controls gpo4/ shield electrode (spo0 in the register map ). ground/leave open cs4 legend : i = analog input, o = analog output, dio = digital i nput/output, cs = capsense button, ps = proximity sensor sh = shield electrode, buz = buzzer output, gpo = general purpos e output, guard = guard sensor, spo = special purpose output. soic cs5/gpo0 cs6/gpo1 cs8/gpo3 cs9/gpo4/hi/buz cs3 16 15 14 13 12 11 1 2 3 4 5 6 7 8 vss 10 9 cs7/gpo2 cs2/guard i2c sda i2c scl cs0/ps0 cs1/ps1 cmod vcc vdd cs4/sh
cy8cmbr3002, cy8cmbr3102 cy8cmbr3106s, cy8cmbr3108 cy8cmbr3110, cy8cmbr3116 datasheet document number: 001-85330 rev. *g page 10 of 37 cy8cmbr3102 (2 sensing inputs) cy8cmbr3002 (2 sensing inputs) table 5. pin diagram and definitions - cy8cmbr3102 8-soic pin # pin name type description if unused default configuration pin diagram 1 i2c scl dio i2c clock leave open i2c scl 2 cmod ? external modulator capacitor. connect 2.2 nf/5 v/x7r or npo capacitor na cmod 3 vcc power internal regulator output. connect a 0.1-f decoupling capacitor if vdd > 1.8 v. if vdd is 1.71 v to 1.89 v, short this pin to vdd. na vcc 4 vdd power power na vdd 5 vss power ground na vss 6cs1/ps1/ gpo0/sh i/do/o capsense button / proximity sensor/ gpo/ shield electrode (spo0 in the register map ). ground/ground/ leave open/leave open gpo0 7 cs0/ps0 ? capsense button / proximity sensor, controls gpo0 leave open/leave open cs0 8 i2c sda dio i2c data leave open i2c sda legend: i = analog input, o = analog output, dio = digital inpu t/output, cs = capsense button, ps = proximity sensor, sh = shield electrode, gpo = general pur pose output, spo = special purpose output. table 6. pin diagram and definitions - cy8cmbr3002 8-soic pin # pin name type description if unused pin diagram 1 gpo1 do gpo leave open 2 cmod i/o external modulator capacitor. connect 2.2 nf/5 v/x7r or npo capacitor na 3 vcc power internal regulator output. connect a 0.1-f decoupling capacitor if vdd > 1.8 v. if vdd is 1.71 v to 1.89 v, short this pin to vdd. na 4 vdd power power na 5 vss power ground na 6 cs1 ? capsense button, controls gpo1 ground 7 cs0 ? capsense button, controls gpo0 leave open 8 gpo0 do gpo leave open legend: i = analog input, do = digital output, cs = capsense button, gpo = general purpose output soic 1 2 3 4 8 7 6 5 vdd p0[4], a, i p0[2], a, i p1[0], i2c sda , i, p0[5] , i, p0[3] cl, p1[1] vss i2c scl i2c sda cmod vcc vdd cs0/ps0 cs1/ps1/gpo0/sh vss soic 1 2 3 4 8 7 6 5 vdd p0[4], a, i p0[2], a, i p1[0], i2c , i, p0[5] , i, p0[3] cl, p1[1] vss gpo1 gpo0 cmod vcc vdd cs0 cs1 vss
cy8cmbr3002, cy8cmbr3102 cy8cmbr3106s, cy8cmbr3108 cy8cmbr3110, cy8cmbr3116 datasheet document number: 001-85330 rev. *g page 11 of 37 cy8cmbr3xxx ecosystem cypress provides a complete ecosystem to enable a quick devel- opment cycle with the cy8c mbr3xxx capsense controller family. this ecosystem includes simple tools for device configu- ration, design validation, and diagnostics. documentation design guides design guides are an excellent introduction to a variety of possible capsense-based designs. they provide an intro- duction to the solution and co mplete system design guidelines. refer to the follo wing design guides for cy8cmbr3xxx: 1. getting started with capsense ? an ideal starting point for all capsense users 2. cy8cmbr3xxx capsense design guide ? provides complete system design guidelines for cy8cmbr3xxx you can download these design guides from our website: www.cypress.com/go/capsense . registers trm the cy8cmbr3xxx registers trm lists and details all the registers of the cy8cmbr3xxx family of controllers in order of their addresses. these registers may be accessed through an i 2 c interface with the host. software utility ez-click customizer tool the ez-click customizer tool is a simple, gui-based software utility that can be used to customize the cy8cmbr3xxx device configurations. use this gui-based tool to do the following: select the appropriate part number based on an end-application requirement using the product selector configure the device features observe capsense data for button and proximity sensors use the system diagnostics and bui lt-in test self-test (bist) features for debug and production-line testing tools design toolbox the design toolbox is an interactive spreadsheet tool that provides application-specific design guidelines for capacitive buttons. it is used to configure and validate the capsense system. the design toolbox: provides general layout guidelines for a capsense pcb estimates button dimensions based on end-application requirements calculates power consumpti on based on button dimensions validates layout design evaluation kits the cy3280-mbr3 evaluation kit can be used to quickly evaluate the various features of the cy8cmbr3xxx solution. the kit also functions as an arduino shield, making it compatible with the various arduino-based controllers in the market. you can purchase this kit at the cypress online store . online in addition to print documentation, there are abundant web resources. the dedicated web page for the cy8cmbr3xxx family has all the current information. training free psoc and capsense technical training (on-demand, webinars, and workshops) is available online at www.cypress.com/training . the training covers a wide variety of topics and supports different skill levels to assist you in your designs. technical support for assistance with technical issues, search the knowledge base articles and forums at www.cypress.com/support . if you cannot find an answer to your question, create a technical support case or call technical support at 1-800-541-4736.
cy8cmbr3002, cy8cmbr3102 cy8cmbr3106s, cy8cmbr3108 cy8cmbr3110, cy8cmbr3116 datasheet document number: 001-85330 rev. *g page 12 of 37 device feature details automatic threshold dynamically sets all threshold parameters for button sensors, depending on the noise in the environment. applicable only to button sensors. mutually exclusive from the emc feature. if emc is enabled, automatic threshold is automatically disabled. sensitivity control this feature allows specificat ion of the minimum change in sensor capacitance that can tri gger a sensor state change (off to on or vice-versa). sensitivity can be specified individually for each capsense button and slider. sensitivity can be specified as one of the four available values: 0.1 pf, 0.2 pf, 0.3 pf, and 0.4 pf. higher sensitivity values can be used for thick overlays or small button diameters. lower sensitivity values should be used for large buttons or thin overlays to minimize power consumption. sensor auto reset this feature resets the capsense sensors to the off state after a specific time period, even th ough they continue to be activated. resets the sensor baseline to the current raw count after a specific time period, even though the sensors continue to be activated. prevents a stuck sensor when a metal object is placed close to that sensor. the auto reset period can be set to 5 or 20 seconds and can be configured through two global settings provided in the register map : ? global setting for all proximity sensors ? global setting for all capsense buttons and slider segments the guard sensor does not undergo auto reset. figure 2. example of button au to reset on gpo0 (dc active low output) table 7. device feature benefits feature benefits automatic threshold automatically tunes all the threshold parameters of the sensors for different noise settings sensitivity control maint ains optimal button performance for different overlay and noise conditions sensor auto reset recalibrates the sensor when a stuck-sensor (fault) condition occurs, and avoids invalid sensor output status to host noise immunity provides immunity against external noise and the ability to detect touches without false trigger in noisy environments flanking sensor suppression (fss) avoids multiple button triggers in a design with closely spaced buttons host controlled gpos gpo pins, which can be controlled by the host processor through i 2 c led on time gpo output status stays on for a set duration after the touch is released to provide better visual feedback to the user toggle sensor output status toggles on every sensor activation to mimic the mechanical toggle button functionality buzzer signal output provides audio feedback on button touch host interrupt provides interrupt to host when there is a change in sensor status latch status output latches the sensor status changes in the register until the host reads the activated sensor status; this ensures that the sensor status is always read by the host even if the host is late to service the host interrupt signal from cy8cmbr3xxx analog voltage output indicate s the button status through voltage levels system diagnostics supports production testing and debugging low-power sleep mode and deep sleep mode reduces power consumption csx gpox auto ? reset ? period gpox ? turns ? inactive ? as ? auto ? reset ? period ? expired ? for ? csx sensor ? activated touch ? on ? sensor
cy8cmbr3002, cy8cmbr3102 cy8cmbr3106s, cy8cmbr3108 cy8cmbr3110, cy8cmbr3116 datasheet document number: 001-85330 rev. *g page 13 of 37 noise immunity the cy8cmbr3xxx family features the robust csd plus capacitive sensing algorithm. uses pseudo-random sequence (prs) clock source to minimize electromagnetic interference. provides advanced noise immunity algorithm, that is, electro- magnetic compatibility (emc), for superior noise immunity against external radiated and conducted noise ? emc algorithm has higher average power consumption. for low-power applications, where noise conditions are not ex- treme, this feature can be disabled using the ez-click tool. flanking sensor suppression distinguishes between signals from closely spaced buttons, eliminating false touches. can be enabled or disabled individually on each capsense button. on touch detection by two or more sensors on which fss is enabled, only the first touched s ensor reports active status. allows only one button at a ti me to be in the touch state. supported only on capsense buttons. figure 3. reported sensor status with fss enabled general-purpose outputs supports up to eight gpos, mult iplexed with sensor inputs or other functionality, depending on the part number. provides gpo status control. gpos can be configured to be controlled by the sensor in put or the host through the i 2 c interface. allows for configurable active lo w or active high logic output. the active low logic output can be configured to directly drive leds in the current sink mode. the active high logic output can be configured to interface th e gpos with the host and other circuits. the gpox status will not be retained in the deep sleep mode. the gpox output state will be reset to default during deep sleep and upon wake-up from deep sleep. figure 4. csx controls gpox (active high logic) supports two drive modes: ? open-drain drive mode (high-z and gnd) for analog volt- age outputs and led direct drive ? strong drive mode (v dd and gnd) to interface with the host and other circuits supports pwm on gpos for led brightness control. two different duty cycles can be configured for sensor touch and no touch states (active and inactive state duty cycles). when the gpo is host-controlled, and if the pwm control is enabled for the gpo, the same touch and no touch duty cycles will be used for the on and off states of the host-controlled gpo. when the proximity sensor is enabled, the proximity event controls the respective gpos. a touch event on a proximity sensor is indicated only through the i 2 c register map. sensor fault conditions are in dicated with the pulse signal on the respective gpos at po wer-up by system diagnostics. led on time keeps the gpo status on for a particular period of time after the falling edge of a sensor, for better visual indication through leds cs0 cs1 cs2 cs3 cs0 cs1 cs2 cs3 cs2 also touched along with cs1, cs1 is reported on no sensor touched cs0 cs2 cs3 cs0 cs2 cs1 cs3 cs1 cs1 is touched, cs1 reported on only cs2 is touched; reported on c s 2 c s 1 c c c c s 2 csx gpox sensor ? activated sensor ? deactivated
cy8cmbr3002, cy8cmbr3102 cy8cmbr3106s, cy8cmbr3108 cy8cmbr3110, cy8cmbr3116 datasheet document number: 001-85330 rev. *g page 14 of 37 figure 5. csx controls gpox with led on time enabled can be enabled only when the gpo is directly controlled by a capsense sensor can be enabled or disabled on each sensor and the on time duration can be configured from 0 to 2 seconds in 20-ms incre- ments can be enabled in all configurations of gpos except the toggle mode not applicable when the sensor status is turned off by sensor auto reset toggle the controller can toggle the gpo state at every rising edge of a sensor activation event to mimic the functionality of a mechanical toggle switch (a touch event for a button sensor and a proximity event for proximit y sensors activates a sensor). figure 6. csx controls gpox with the toggle enabled can be enabled only when the gpo is directly controlled by a capacitive sensor. can be enabled or disabled individually on each capacitive sensor. can be enabled in all configurations of gpos?that is, active low and active high dc output, pwm output, open-drain, and strong drive modes. buzzer signal output produces a pwm signal to drive a piezo-buzzer that generates audio feedback when a touch is detected on a capsense button or a guard sensor. supports buzzer connection, as shown in the following figure. figure 7. buzzer connection [4] pwm frequency is configurable: the buzzer frequency is configurable to meet different piezo-buzzer drive requirements and to provide different tones. the buzzer frequency may be configured either by using the ez-click tool or by writing to the corresponding control register. refer to system specifications on page 23 for the supported buzzer frequencies. generates pwm output for a fix ed duration (on time) when a touch is detected. the on ti me is configurable through ez-click , from 100 ms to 12.7 s, in steps of 100 ms, buzzer signal output and emc (refer to the cy8cmbr3xxx registers trm ) are mutually exclusiv e features. these must not be enabled simultaneously. figure 8. buzzer activation on a touch event the buzzer output does not restart if multiple trigger events occur before the buzzer on time elapses. csx ? bit ? in ? button_stat gpox led ? on ? time button_stat ? register ? shows ? sensor ? inactivation csx ? physical ? status sensor ? deactivated button ? response ? time sensor ? activated csx gpox sensor ? activated sensor ? deactivated sensor ? activated cy8cmbr3xxx buz buzzer v ddio note 4. buzzer must be connected between v ddio and the buz pin. if v ddio is not available on the de vice, connect the buzzer to v dd instead of v ddio . csx buz buzzer ? on ? time csx ? active sensor ? activated
cy8cmbr3002, cy8cmbr3102 cy8cmbr3106s, cy8cmbr3108 cy8cmbr3110, cy8cmbr3116 datasheet document number: 001-85330 rev. *g page 15 of 37 figure 9. buzzer operation with consecutive touches if the buzzer is not currently active, the buzzer output starts on each trigger event. when the buzzer is enabled, t he buzzer output toggles between a logic high state and a logic low state, to drive the buzzer when active. when the buzzer is inactive, the buzzer output maintains a logic high state. the buzzer on time has a range of (1 to 127) 100 ms. host interrupt this feature generates a pulse signal on any change in the capsense sensors' status. the host interrupt is an active low pulse signal generated on the hi pin during any change in the sensor status or slider position. the duration of the active low host interrupt pulse is t hi (refer to system specifications on page 23 ). the minimum time between two hi pulses is equal to one refresh interval. figure 10. host interrupt line with csx buttons touched separately the host interrupt pin has the open-drain low-drive mode. this pin is powered by v ddio in cy8cmbr3108. this allows communication with a host processor at voltage levels lower than the chip v dd . only one pin can be configured as the host interrupt on devices that have a host interrupt functionality on multiple pins. latch status output allows to read both current stat us (cs) and latch status (ls) to avoid missing button touches. cs and ls can be read through registers, button_stat, and latched_button_stat respectively. ta b l e 8 explains the various combinations of cs and ls. analog voltage output some of the applications use a nalog voltage as an effective method to indicate the sensor status to the host controller. a simple external resistor network can be used with gpos of cy8cmbr3xxx to generate analo g voltage outpu t upon touch detection for such applications. the cy8cmbr3xxx gpos support the open-drain low-drive mode. in this mode, the sensor ?touch? state is indicated by a logic low signal on the gpo and a "no touch" state is indicated by the high-z signal. with the external resistor shown in figure 11 , when a sensor is touched, the respective gpo is driven to a logic low signal. this forms a simple voltage divider and produces a voltage output. all the other gpos are in high-z states because their respective sensors are in the "no touch" state. figure 11. voltage output using gpo and resistor network the output analog voltage can be calculated based on the following equation: here, rn represents the series resistor value of any given gpo. buz buzzer ? on ? time csx sensor ? activated sensor ? re \ activated hi csx sensor ? activated t hi sensor ? deactivated table 8. latch status read cs ls description 0 0 csx is not touched during the current i 2 c read host has already acknowledged any previous csx touch in the previous i 2 c read 0 1 csx was touched before the current i 2 c read this csx touch was missed by the host r 0 gpo0 gpo1 gpo2 gpo3 gpo4 gpo5 gpo6 gpo7 cs0 cs1 cs2 cs3 cs4 cs5 cs6 cs7 r 1 r 2 r 3 r 4 r 5 r 6 r 7 v out cy8cmbr3xxx cs0 cs1 cs2 cs3 cs4 cs5 cs6 cs7 r
cy8cmbr3002, cy8cmbr3102 cy8cmbr3106s, cy8cmbr3108 cy8cmbr3110, cy8cmbr3116 datasheet document number: 001-85330 rev. *g page 16 of 37 note if more than one button is activated at the same time, the rn becomes equivalent (parallel) to all rn resistors. for the circuit represented in figure 11 to work, gpos should be configured in the active low logic, open-drain drive mode. pwm must be disabled and the cs x-to-gpox direct drive must be enabled (that is, gpos must be configured as sensor-controlled). the fss feature can be enabled so only one button is reported on at a time. system diagnostics system diagnostics is a bist featur e that tests for faulty sensor, shield, or cmod conditions at device resets. if any sensor fails these tests, a 50-ms pulse is sent out on the corresponding gpo (that is, the pulse is observed on gpox if csx fails the test), and the sensor is disabled. if the shield fails the tests, a 50 -ms pulse is sent out on all gpos and all the sensors are disabled. if cmod fails the tests, a 50-ms pulse is sent out on all gpos and all the sensors are disabled. system diagnostics failure puls es are sent within device boot-up time. the system diagnostics status is also updated in the register map . therefore, the host can also read test results through the i 2 c interface. sensor c p > 45 pf if the parasitic capacitance of a sensor is more than 45 pf, the sensor is disabled. improper value of cmod if the value of cmod is less than 1 nf or greater than 4 nf, all sensors are disabled (the recommended value of cmod is 2.2 nf). sensor shorts system diagnostics also che cks for the following errors: sensor shorted to v ss sensor shorted to v dd sensor shorted to another sensor sensor shorted to shield
cy8cmbr3002, cy8cmbr3102 cy8cmbr3106s, cy8cmbr3108 cy8cmbr3110, cy8cmbr3116 datasheet document number: 001-85330 rev. *g page 17 of 37 example application schematics figure 12. example schematics demonstrating four buttons and four gpos in figure 12 [5, 6] , the cy8cmbr3108 device is configured in the following manner: cs0?cs3: capsense buttons ? all capsense pins must have a 560-ohm series resistance (placed close to the chip) for improved noise immunity. gpo0?gpo3: to external leds ? leds are connected in sinking mode because the cy8mbr3xxx devices have high sink current capability. ? series resistances are connected to limit the gpo current to be with i il limits. cmod pin: 2.2 nf to ground vcc pin: 0.1 f to ground vdd pin: to external supply voltage ? 1-f and 0.1-f decoupling capacitors connected to vdd vddio pin: to supply voltage, which is vdd ? vddio powers i 2 c and hi lines. ? 1-f and 0.1-f decoupling capacitors connected to vddio. i2c_scl and i2c_sda pins: 330 ohms to the i 2 c header ? for i 2 c communication: it is assumed that the i 2 c line pull-up resistors are present on the host side outside the i 2 c header. hi pin: to host ? to prompt the host to initiate an i 2 c transaction for reading the changed sensor status. i2c_scl i2c_sda i2c_scl i2c_sda hi (to host) cmod vcc vdd vdd vdd vdd vdd vddio vddio j1 i2c header 1 2 3 4 5 r4 560e d4 c5 1uf d2 r2 330e r8 1k r1 330e cs0 r9 1k u1 cy8cmbr3108(16-qfn) cs0/ps0 1 cs1/ps1 2 cmod 3 vcc 4 vdd_io 5 vdd 6 vss 7 cs4/gpo0 8 cs5/gpo1 9 cs6/gpo2 10 cs7/gpo3/sh 11 cs2/guard 12 cs3 13 i2c_sda 14 i2c_scl 15 hi/buz 16 r5 560e d3 r3 560e c6 0.1uf d1 r6 1k c4 0.1uf c2 1uf cs2 cs3 c1 0.1uf c3 2.2nf r7 1k r10 560e cs1 notes 5. vcc should be connected to vdd for 1.71 v vdd 1.89 v. 6. proper ground layout is important for better snr performance. refer to the cy8cmbr3xxx capsense design guide and getting started with capsense guide for all layout guidelines.
cy8cmbr3002, cy8cmbr3102 cy8cmbr3106s, cy8cmbr3108 cy8cmbr3110, cy8cmbr3116 datasheet document number: 001-85330 rev. *g page 18 of 37 figure 13. example schematics demonstrating multiple sensor types in figure 13 [7, 9] , the cy8cmbr3106s device is configured in the following manner: ps0: capsense proximity sensor cs1?cs4: capsense buttons [8] cmod pin: 2.2 nf to ground vcc pin: 0.1 uf to ground vdd pin: to external supply voltage ? 1-f and 0.1-f decoupling capacitors connected to vdd sld10-sld14: capsense linear slider segments sld20-sld24: capsense radial slider segments buz: to buzzer ? ac buzzer (1-pin). ? buzzer second pin to ground. i2c_scl and i2c_sda pins: 330 ohm to the i 2 c header. it is assumed that the i 2 c line pull-up resistors are present on the host side outside the i 2 c header. ? for i2c communication. hi pin: to host ? to prompt the host to initiate an i 2 c transaction for reading the changed sensor status. xres pin: floating ? for external reset. pso sld10 sld11 sld12 sld13 sld14 i2c_scl i2c_sda cmod vcc sld10 sld11 sld12 sld13 sld14 sld22 sld21 sld20 sld24 sld23 hi (to host) xres sld20 sld24 i2c_scl i2c_sda sld21 sld22 sld23 vdd vdd vdd vdd r18 100e r10 560e c4 0.1uf r6 560e cs2 cs3 r8 560e r15 560e r16 560e r2 330e r11 560e cs1 r9 560e r13 560e css1 capsense linear slider 5 seg r3 560e r17 560e capsense radial slider 5-seg r12 560e r7 560e buzzer u1 cy8cmbr3106s(24-qfn) cs0/ps0 1 cs1/ps1 2 cs2 3 cs3 4 cmod 5 vcc 6 vdd 7 vss 8 sld10 9 sld11 10 sld12 11 sld13 12 sld14 13 cs10/sld20 14 cs9/sld21 15 cs8/sld22 16 cs7/sld23 17 cs6/sld24 18 cs5/sh/buz 19 cs4 20 i2c_sda 21 i2c_scl 22 hi/buz 23 xres 24 r4 560e r5 560e cs4 j1 i2c header 1 2 3 4 5 c2 2.2nf c3 0.1uf c1 1uf r14 560e r1 330e notes 7. vcc should be shorted to vdd for 1.71 v vdd 1.89 v. 8. all capsense pins have 560-ohm series resistance (pla ced close to the chip) for improved noise immunity. 9. proper ground layout is important for better snr performance. refer to the cy8cmbr3xxx capsense design guide and getting started with capsense guide for all layout guidelines.
cy8cmbr3002, cy8cmbr3102 cy8cmbr3106s, cy8cmbr3108 cy8cmbr3110, cy8cmbr3116 datasheet document number: 001-85330 rev. *g page 19 of 37 power supply information the cy8cmbr3xxx family of controllers contains three supply domains: v dd , v cc , and v ddio . v dd : this is the primary supply to the chip and can be powered from 1.8 v 5% or 1.8 to 5.5 v . the capsense controller is powered by the v dd supply, and all the i/o signal levels (except i 2 c lines, hi , and xres ) are referenced with respect to the v dd supply. for packages and mpns that do not have v ddio , the i 2 c sda, i 2 c scl, hi , and xres signal levels are also refer- enced with respect to the v dd supply. v ddio : this is the supply input for i 2 c sda, i 2 c scl, hi , and xres lines. the signal levels of these i/os are referenced with respect to v ddio . the v ddio supply can be as low as 1.71 v and as high as the voltage of the v dd supply. the v ddio should not be powered at a voltage higher than that of the v dd supply. the v ddio is available only on select packages. for a package that does not have v ddio , the i 2 c sda, i 2 c scl, hi , and xres signal levels are referenced with respect to the v dd supply. v cc : this is the internal regulator output, which powers the core and capacitive sensing circuits. a 0.1-f, 5-v ceramic capacitor should be connected close to the v cc pin for better performance. power sequencing: the cy8cmbr3xxx device does not require any power supply sequencing for the vdd and vddio supplies. either of these supplies can ramp earlier or later than the other. the only requirement is that vddio should not be greater than vdd. 1.8-v externally regulated operation: when v dd is powered with a 1.8 v 5% supply, the v cc and v dd pins should be shorted externally and the supply_low_power bit in the device_cfg3 register should be set to 1 through the i 2 c interface (refer to the cy8cmbr3xxx registers trm for details on the register). when the vcc an d vdd pins are shorted, this bypasses the internal voltage regulator. under this condition, make certain that vdd does not exceed 1.89 v. note: if ez-click is used to configure t he device, it automatically takes care of the required register settings based on the voltage settings selected in ez-click. the cy8cmbr3xxx family of controlle rs is factory-configured for 1.8-v to 5.5-v operation. to configure a factory-configured device for 1.8-v externally regulated operation, you can use the following procedure: short v dd and v cc . power the device at 1.8 v (note that regardless of the value of the supply_low_power bit, the device can be powered at 1.8 v for configuring the device; only capsense operation is not guaranteed if the supp ly_low_power bit is not properly configured) use ez-click to configure the device for 1.8-v operation. save and reset the device. ground consideration: both the v ss pin and the metal pad (e-pad) of the device should be connected to board ground. figure 14. power supply connections for cy8cmbr3xxx capsense controllers [10] * supply_low_power ? bit ? in ? device_cfg3 ? register ? should ? be ? set ? to ? 1 ? to ? operate ? device ? at ? 1.8v ? ( 5%) cy8cmbr3xxx v dd v ddio v ss 1.71 v < v ddio < v dd 1.8 v to 5.5 v 1 f 0.1 f v cc 0.1 f cy8cmbr3xxx v dd v ddio v ss 1.71 v < v ddio < v dd 1.71 v to 1.89 v 0.1 f v cc 1 f power supply connections when 1.8 < v dd < 5.5 v power supply connections* when 1.71 < v dd < 1.89 v 0.1 f 0.1 f 1 f 1 f note 10. proper ground layout is important for best performanc e. refer to the layout guidelines mentioned in the cy8cmbr3xxx capsense design guide and getting started with capsense guide.
cy8cmbr3002, cy8cmbr3102 cy8cmbr3106s, cy8cmbr3108 cy8cmbr3110, cy8cmbr3116 datasheet document number: 001-85330 rev. *g page 20 of 37 electrical specifications absolute maximum ratings operating temperature dc electrical characteristics dc chip-level specifications the specifications in table 11 are valid under these conditions: ?40 c t a 85 c. typical values are specified at t a = 25 c, v dd = 3.3 v, and are for design guidance only. table 9. absolute maximum ratings [11] parameter description conditions min typ max units v dd_max max voltage on the v dd pin relative to v ss ?40 c to +85 c t a , absolute maximum ?0.5 ? 6 v v ddio_max max voltage on the v ddio pin relative to v ss ?40 c to +85 c t a , absolute maximum 0.5 ? 6 v v cc_max max voltage on the vcc pin relative to v ss absolute maximum ?0.5 ? 1.89 v v io dc input voltage relative to v ss on i/o ?40 c to +85 c t a , absolute maximum ?0.5 ? v dd +0.5 v esd_hbm electrostatic discharge, human body model human body model esd. 2200 ? ? v esd_cdm electrostatic discharge, charged device model charged device model esd 500 ? ? v i lu latch-up current limits maximum/minimum current to any input or output, pin-to-pin or pin-to-supply ?140 ? 140 ma i io current per gpio ? ? 25 ma table 10. operating temperature parameter description conditions min typ max units t o operation temperature ambient temperature inside system enclosure ?40 25 85 c t j junction temperature ?40 ? 100 c table 11. dc chip-level specifications parameter description conditions/details min typ max units v dd chip supply voltage v cc shorted to v dd 1.71 1.8 1.89 v v cc not shorted to v dd . v cc connected to 0.1 f decoupling capacitor 1.8 ? 5.5 v v ddio supply voltage i/o 1.71 v < v dd < 1.89 v 1.71 ? v dd v 1.8 v < v dd < 5.5 v 1.71 ? v dd v v dd_ripple maximum allowed ripple on power supply, dc to 10 mhz +25 c t a , v dd > 2 v, sensitivity 0.1 pf ? ? 50 mv +25 c t a, v dd > 1.75 v, c p < 20 pf, sensitivity = 0.4 pf ??25mv c efc external regulator voltage bypass (capacitor to be connected to the v cc pin) x5r ceramic 10% or better ? 0.1 ? f c exc power supply decoupling capacitor on v dd x5r ceramic or better ? 1 ? f note 11. usage above the absolute maximum conditions listed in tab l e 9 may cause permanent damage to the device. expos ure to absolute maximum conditions for extended periods of time may affect device reliability. the maximum storage temperature is 150 c in compliance with jedec standard jesd2 2-a103, high temperature storage life. when used below absolute maximum conditions, but above normal operating conditions, the device may not operate to specification.
cy8cmbr3002, cy8cmbr3102 cy8cmbr3106s, cy8cmbr3108 cy8cmbr3110, cy8cmbr3116 datasheet document number: 001-85330 rev. *g page 21 of 37 xres dc specifications dc i/o port specifications the specifications in table 13 are valid at ?40 c t a +85 c. typical parameters are specified at t a = 25 c and are for design guidance only. ac electrical specifications xres ac specifications table 12. xres dc specifications parameter description conditions/details min typ max units v ih_xres input voltage high threshold on xres pin cmos input 0.7*v dd ??v v il_xres input voltage low threshold on xres pin cmos input ? ? 0.3*v dd v c in_xres input capacitance on xres pin ? ? 7 pf v hysxres input voltage hysteresis on xres pin v dd 4.5 v ? 0.05*v dd ?mv v dd > 4.5 v 200 ? ? mv table 13. dc i/o port specifications parameter description conditions min typ max units v oh output voltage high level i oh = ?4 ma at 3 v v dd v dd ?0.6 ??v i oh = ?1 ma at 1.8 v v dd v dd ?0.5 ??v v ol output voltage low level i ol = 4 ma at 1.8 v v dd ??0.6v i ol = 10 ma at 3 v v dd ??0.6v c pin pin capacitance all v dd , all packages, all i/os ?37pf i tot_gpio maximum total sink chip current ? ? 85 ma r pu pull-up resistor +25 c t a , all v dd 3.5 5.6 8.5 k note 12. v ih must not exceed v dd + 0.2 v. table 14. ac chip-level specifications parameter description conditions min typ max units t sr_power_up power supply slew rate during power-up ?40 c ta 85 c, all v dd 1?67v/ms table 15. xres ac specifications parameter description conditions/details min typ max units t xres external reset pulse width ?40 c t a 85 c, all v dd 5??s
cy8cmbr3002, cy8cmbr3102 cy8cmbr3106s, cy8cmbr3108 cy8cmbr3110, cy8cmbr3116 datasheet document number: 001-85330 rev. *g page 22 of 37 i 2 c specifications figure 15. i 2 c bus timing diagram for fast or standard modes table 16. i 2 c specifications parameter description conditions min typ max units fscli2c_fm i 2 c scl clock frequency 0 ? 400 khz thdstai2c_fm hold time (repeated) start condition; after this period, the first clock pulse is generated 0.6 ? ? s tsustai2c_fm setup time for a repeated start condition 0.6 ? ? s tlowi2c_fm low period of the scl clock 1.3 ? ? s thighi2c_fm high period of the scl clock 0.6 ? ? s thddati2c data hold time 0 ? ?s tsudati2c_fm data setup time 100 ? ? ns tsustoi2c_fm setup time for i 2 c stop condition 0.6 ? ? s cb_fm capacitive load for each i 2 c bus line ? ? 400 pf tvddati2c_fm data valid time ? ? 0.9 s tvdacki2c_fm data valid acknowledge time ? ? 0.9 s tspi2c_fm pulse width of spikes suppressed by the input filter ? ? 50 ns tbufi2c_fm bus-free time between stop and start condition 1.3 ? ? s vil_i2c input low voltage 2-ma sink ?0.5 ? 0.3 * v dd v vih_i2c input high voltage 3-ma sink 0.7* v dd ? ?v vol_i2c_l output low voltage, low supply range v dd < 2 v, 3-ma sink ? ? 0.2 * v dd v vol_i2c_h output low voltage, high supply range v dd > 2 v, 3-ma sink ? ? 0.4 v iol_i2c_fm i 2 c output low current fast mode, 1.71 v v dd 5.5 v, load = cb_sm, v ol = 0.6 v 6 ? ?ma i2c_vhys_hv i 2 c input hysteresis fast and standard mode i2c speeds. 2 v v dd 4.5 v 0.05 * v dd ? ?mv i2c_vhys_5v5 i 2 c input hysteresis fast and standard mode i2c speeds. 4.5 v < v dd < 5.5 v 200 ? ? mv i2c_vhys_lv i 2 c input hysteresis fast and standard mode i2c speeds. v dd < 2 v 0.1 * v dd ? ?mv sda scl s t hdstai2c t lowi2c t highi2c t sustai2c t hddati2c t sudati2c p t sustoi2c s t bufi2c
cy8cmbr3002, cy8cmbr3102 cy8cmbr3106s, cy8cmbr3108 cy8cmbr3110, cy8cmbr3116 datasheet document number: 001-85330 rev. *g page 23 of 37 system specifications the specifications in the following table are valid at t a = 25 c and v dd = 5 v, unless otherwise specified. table 17. system specifications parameter description conditions/details min typ max units c p supported parasitic c apacitance range of sensors 0.2-pf sensitivity, snr 5:1 5 ? 45 pf 0.1-pf sensitivity, snr 5:1 12 ? 35 pf 0.1-pf sensitivity, snr 4:1 5 ? 45 pf c mod value for c mod external capacitor 5-v rating, x7r or np0 cap. c p 45 pf ?2.2? nf i avg_nt average current per button with no finger touch v dd = 5 v, 3.3 v, 2.5 v, 1.8 v, c p = 10 pf, 2 buttons, refresh interval = 120 ms, emc disabled, 0.4-pf sensitivity ??22 a i avg_wt average current with finger touch v dd = 5 v, 3.3 v, 2.5 v, 1.8 v, c p = 10 pf, 8 buttons, refresh interval =120 ms, emc disabled, 0.4-pf sensitivity ??600 a i avg_wf average current with emc v dd = 5 v, 3.3 v, 2.5 v, 1.8 v, c p = 10 pf, 8 buttons, refresh interval =120 ms, emc enabled, 0.4-pf sensitivity ??300 a i avg_nf average current without emc v dd = 5 v, 3.3 v, 2.5 v, 1.8 v, c p = 10 pf, 8 buttons, refresh interval = 120 ms, emc disabled ??100 a i ds deep sleep current with i 2 c on v dd 3.3 v, t a = 25 c, i 2 c enabled ? 2.5 ? a t boot_sys boot-up time (time from power-up to first sensor scan) with system diagnostics enabled and emc disabled 16 buttons, c p 18 pf ??900ms t boot_wf boot-up time (time from power-up to first sensor scan) with no system diagnostics and emc enabled 10 buttons, c p 18 pf ??850ms t boot boot-up time (time from power-up to first sensor scan) with no system diagnostics and emc disabled 16 buttons, c p 18 pf ??400ms t boot_sys_wf boot-up time (time from power-up to first sensor scan) with both system diagnostics and emc enabled. 10 buttons, c p 18 pf ? ? 1350 ms t i2cboot boot up time (time from power to i 2 c ready) ??15ms t i2c_latency_ max time between i 2 c command and execution (for all commands except the "save" [13] command) ??50ms note 13. save command takes 220 ms to execute.
cy8cmbr3002, cy8cmbr3102 cy8cmbr3106s, cy8cmbr3108 cy8cmbr3110, cy8cmbr3116 datasheet document number: 001-85330 rev. *g page 24 of 37 t hi host interrupt pulse width 5 v, 1.8 v 200 ? 700 s f buz_4 buzzer output frequency 5 v, 1.8 v ? 4.00 ? khz f buz_2.67 buzzer output frequency 5 v, 1.8 v ? 2.67 ? khz f buz_2 buzzer output frequency 5 v, 1.8 v ? 2.00 ? khz f buz_1.60 buzzer output frequency 5 v, 1.8 v ? 1.60 ? khz f buz_1.33 buzzer output frequency 5 v, 1.8 v ? 1.33 ? khz f buz_1.143 buzzer output frequency 5 v, 1.8 v ? 1.14 ? khz f buz_1 buzzer output frequency 5 v, 1.8 v ? 1.00 ? khz f pwm gpo pwm frequency 5 v, 1.8 v ?106.7? hz t sns_rst5 sensor auto-reset interval 5 sec 5 v, 1.8 v ?5?sec t sns_rst20 sensor auto-reset interval 20 sec 5 v, 1.8 v ? 20 ? sec t faulty_sns_p ulse pulse width on gpox when the corresponding csx fails the system diagnostics test ?50?ms c p_shield maximum c p supported for shield electrode ??100pf table 17. system specifications (continued) parameter description conditions/details min typ max units
cy8cmbr3002, cy8cmbr3102 cy8cmbr3106s, cy8cmbr3108 cy8cmbr3110, cy8cmbr3116 datasheet document number: 001-85330 rev. *g page 25 of 37 power consumption and operational states the cy8cmbr3xxx family of controllers is designed with multiple low-power operational states to meet the low-power requirements of battery-powered applications. these controllers have the following operational states (see figure 16 ): 1. boot: the devices load the last-known configuration data and run system diagnostics tests. 2. active: the sensors are scanned at a speed set by the refresh interval to determine the presen ce of touch, proximity, or finger position on a slider, and any configured outputs (gpos, buzzer, and hi ) are driven. the refresh interval can be configured from 20 ms to 500 ms in steps of 20 ms, either using the ez-click tool or by configuring the register. 3. look-for-touch: all the sensors are scanned at a much slower, user-configured refresh interval, and any enabled gpos (such as pwm or dc toggle) are driven. 4. look-for-proximity: only proximity sensors enabled for wake-on approach are scanned. no outputs are driven in this state. 5. deep sleep: no sensors are scanned, and the cy8cmbr3xxx devices are in a low-power state with no processing. the gpo status is reset to the default value in the deep sleep mode. 6. configuration: no scanning or reporting occurs and the devices wait for a reset for the configuration settings to take effect. the cy8cmbr3xxx controll ers automatically manage transitions between four operational states (boot, active, look-for-touch, and look-for-pro ximity). the host can force transition in and out of the deep sleep state. a host command can alter the configuration data, causing a transition to the configuration state. a transition can also occur automatically after boot. the active state emphasizes a high refresh rate (that is, low refresh interval) for fast responses to button touches and proximity events. the look-for-touch state enables low power consumption during periods of no-touch activity. the look-for-proximity state allows ultra-low power consumption when a human body is not in close proximity. this state is entered only if the wake -on-approach feature is enabled (and the toggle is disabled). in this state, the cy8cmbr3xxx controllers periodically scan proximity sensors to determine the presence of a human body. if t hey detect human presence, the controllers enter the look-for-touch state, in which they scan all sensors at a slow, user-configured refresh interval. if a touch is present, the controllers either enter or remain in the active state, in which they update the sensor status and drive the corre- sponding outputs. a transition from active to look-for-touch occurs when no touch is detected and the buzzer is not driven. similarly, a transition from look-for-touch to look-for-proximity occurs when no proximity is detected. the following parameters configure the operational states: state timeout (register st ate_timeout) defines the following: ? minimum time (in seconds) of no touch activity in the active state ? minimum time to trigger a transition to the look-for-touch state ? minimum time of no touch activity in the look-for-touch state ? minimum time to trigger a transi tion to the look-for-proximity state refresh interval (register refresh_ctrl) defines the minimum time between the start of subsequent scans in the look for touch and look-for-proximity states. the refresh interval for the active state is fixed at 20 ms. during all three states?a ctive, look-for-touch, and look-for-proximity?the devices enter standby mode after scanning and processing the requis ite sensors. this helps to maintain the lowest power consumption within any refresh interval. the following guidelines result in the lowest operating current: ground all unused capsense inputs (csx) minimize c p reduce csx button sensitivity configure the design to be optimized for power consumption avoid using a high noise immunity level in a low-noise environment use a higher button scan rate or deep sleep operating mode
cy8cmbr3002, cy8cmbr3102 cy8cmbr3106s, cy8cmbr3108 cy8cmbr3110, cy8cmbr3116 datasheet document number: 001-85330 rev. *g page 26 of 37 figure 16. cy8cmbr3xxx operational states and transitions boot (b) reset active (a) configuration (c) configuration corrupted look-for-touch (t) look-for-proximity (p) deep sleep (s) no touch sleep command reset i 2 c commands sleep command i 2 c commands sleep command touch detected no touch proximity detected i 2 c commands i 2 c address match
cy8cmbr3002, cy8cmbr3102 cy8cmbr3106s, cy8cmbr3108 cy8cmbr3110, cy8cmbr3116 datasheet document number: 001-85330 rev. *g page 27 of 37 response time response time for button and proximity sensors is the minimum amount of time for which the sensor must be active/inactive (touched or proximity present), fo r the device to detect it as a valid activation or deactivation event. for the cy8cmbr3xxx device family, response time numbers for different sensors can be estimated using the design toolbox. the following response time numbers are provided in the toolbox: r fbt : this value represents the response time for first button touch when the device is in the look-for-touch or look-for-proximity operational states. r cbt : this value represents the re sponse time for consecutive button touches when the device is in the active operational state. r fst : this value represents the response time for the first slider touch when the device is in the look-for-touch operational state. r cst : this value represents the re sponse time for consecutive slider touches when the device is in the active operational state. r bsr : this value represents the response time for button and slider release events when the device is in the active opera- tional state. rprox: this value represents the response time for detecting valid proximity events on a proximity sensor. rprox_release: this value represents the response time for proximity release events on a proximity sensor. cy8cmbr3xxx resets the cy8cmbr3xxx family of capsense controllers has three reset options ? two hardware resets and one software reset. hardware resets ? power reset ?toggling the power on the v dd pin of the capsense controller resets the controller. ? xres reset ? pull the device xres pin low for t xres du- ration and then pull it high. software reset to reset the software, write one sw_reset command to the command register. all three resets are functionally equivalent, and the capsense controllers enter the boot state (refer to the power consumption and operational states section) after any reset. host communication protocol the cy8cmbr3xxx capsense controllers communicate to the host through the i 2 c interface. i 2 c is a simple two-wire synchronous communication protocol that uses the following two lines: serial clock (scl) ?t his line is used to synchronize the slave with the master. serial data (sda) ? this line is used to send data between the master and the slave. the cy8cmbr3xxx i 2 c interface has the following features: bit rate of 400 kbps configurable i 2 c slave address (7-bit) no bus-stalling or clock-stretching during transactions register-based access to the i 2 c master for reads and writes repeated start support the cy8cmbr3xxx capsense controllers can be part of a single-slave or a mult i-slave environment. figure 17. i 2 c communication between one master and one slave i 2 c slave address to identify each device on the i 2 c bus, a unique 7-bit i 2 c slave address is used. when the mast er wants to communicate with a slave on the bus, it sends a start condition followed by the appropriate i 2 c address. the start condition alerts all slaves on the bus when a new transaction starts. the slave with the specified i 2 c address acknowledges the master. all the other slaves ignore further traffic on the bus until the next start condition is detected. host cy8cmbr3xxx hi scl sda v dd v dd v dd
cy8cmbr3002, cy8cmbr3102 cy8cmbr3106s, cy8cmbr3108 cy8cmbr3110, cy8cmbr3116 datasheet document number: 001-85330 rev. *g page 28 of 37 i 2 c communication guidelines 1. after device reset, the host should wait for t i2cboot time before initiating any i 2 c communication. the cy8cmbr3xxx capsense controller family will generate a nack if the host tries to communicate before this period. 2. the cy8cmbr3xxx controller is expected to nack the address match event if it is in the standby mode (during any of the operational states ? deep sleep, look-for-touch, look-for-proximity, or active). the controller wakes up from the standby mode on an address match but sends nack until it transitions into the active state. when the device nacks a transaction the host is expected to retry the transaction until it receives an ack. 3. if there is a delay of more than 340 ms between two subse- quent bytes within an i 2 c transaction, the device may go into standby mode and the host may get a nack. 4. when the host sends the save_check_crc command, the device will send a nack on any subsequent i 2 c transactions until the command execution is completed. the time taken to complete the save_check_crc command is 220 ms typ. 5. the host must not write to r ead-only registers. all write opera- tions directed to such read-only registers are ignored. write operation a host performs the following steps during a write operation: 1. the host sends the start condition. 2. the host specifies the slave address, followed by the read/write bit to specify a write operation. 3. the device may nack the host. 4. the host sends a repeat start (or a stop followed by a start condition), followed by the address and read/write bit, to specify a write operation. th e host keeps sending the repeat start with the address and read/w rite bits until the device sends an ack. the device acks the host. 5. the host specifies the register address to which it has to write. 6. the device acks the host. 7. the host starts sending the data to the device, which is written to the register address specifie d by the host. this is followed by an ack from the device. 8. if the write operation includes more bytes, each one is written to the successive register addr ess. each successive byte is followed by an ac k from the device. 9. after the write operation is co mplete, the host sends the stop condition to the device. this marks the end of the communi- cation (see figure 18 ). figure 18. host writing x bytes to the device setting the device data pointer the host sets the device data pointer to specify the starting point for future read operations. setting the device data pointer involves the following steps: 1. the host sends the start condition. 2. the host specifies the slave address, followed by the read/write bit to specify a write operation. 3. the device may nack the host. 4. the host sends a repeat start, followed by the address and read/write bit, to specify a wr ite operation. the host keeps sending the repeat start with the address and read/write bit until the device sends an ack. 5. the device acks the host. 6. the host specifies the register address. any further read operation will take place from this address. 7. the host sends the stop condition (see figure 19 ). figure 19. host setting the device data pointer slave address ` register ? address ? (n) data[n] data[n+1] data[n+x] s a 6 a 5 a 4 a 3 a 2 a 1 a 0 r w a r 7 r 6 r 5 r 4 r 3 r 2 r 1 r 0 a d 7 d 6 d 5 d 4 d 3 d 2 d 1 d 0 a d 7 d 6 d 5 d 4 d 3 d 2 d 1 d 0 a d 7 d 6 d 5 d 4 d 3 d 2 d 1 d 0 a p ack ack ack ack ack write start stop n start nack s a 6 a 5 a 4 a 3 a 2 a 1 a 0 r w n slave address ` start nack s a 6 a 5 a 4 a 3 a 2 a 1 a 0 r w aa p slave address ` ack ack write start stop r 5 r 4 r 3 r 2 r 1 r 7 r 6 r 0 n start nack register pointer s a 6 a 5 a 4 a 3 a 2 a 1 a 0 r w n slave address ` start nack
cy8cmbr3002, cy8cmbr3102 cy8cmbr3106s, cy8cmbr3108 cy8cmbr3110, cy8cmbr3116 datasheet document number: 001-85330 rev. *g page 29 of 37 read operation the host performs the following steps for a read operation: 1. the host sends the start condition. 2. the host specifies the slave address, followed by the read/write bit to specify a write operation. 3. the device may nack the host. 4. the host sends a repeat start followed by the address and read/write bit to specify a write operation. the host keeps sending the repeat start with t he address and read/write bits until the device sends an ack. 5. the device acks the host. 6. the device retrieves the byte from the pre-specified register address and sends it to the host. the host acks the device. 7. each successive byte is retrieved from the successive register address and sent to the host, followed by acks from the host. 8. after the host receives the required bytes, it nacks the device. 9. the host sends the stop condition to the device. this marks the end of the communication (see figure 20 ). figure 20. host reading x bytes from the device legend: slave address ` data[n] data[n+2] data[n+x] ack ack ack ack nack read start stop s a 6 a 5 a 4 a 3 a 2 a 1 a 0 r w a d 7 d 6 d 5 d 4 d 3 d 2 d 1 d 0 a d 7 d 6 d 5 d 4 d 3 d 2 d 1 d 0 a d 7 d 6 d 5 d 4 d 3 d 2 d 1 d 0 a d 7 d 6 d 5 d 4 d 3 d 2 d 1 d 0 np data[n+1] n start nack s a 6 a 5 a 4 a 3 a 2 a 1 a 0 r w n slave address ` start nack cy8cmbr3xxx ? to ? host host ? to ? cy8cmbr3xxx
cy8cmbr3002, cy8cmbr3102 cy8cmbr3106s, cy8cmbr3108 cy8cmbr3110, cy8cmbr3116 datasheet document number: 001-85330 rev. *g page 30 of 37 layout guidelines and best practices cypress provides an extensive set of design guidelines for capsense board designs. refer to the cy8cmbr3xxx capsense design guide for complete syst em guidelines. ordering information the cy8cmbr3xxx family consists of six pa rts that vary depending on the parameters. the following table lists all the parts and a summary of the features supported. table 18. ordering information ordering code package type operating temperature total capacitive sensing inputs capsense buttons sliders proximity sensors gpos shield communication interface cy8cmbr3116-lqxi 24-pin qfn industrial up to 16 up to 16 0 up to 2 up to 8 1 i 2 c / gpo cy8cmbr3106s-lqxi 24-pin qfn industrial up to 16 up to 11 up to 2 up to 2 0 1 i 2 c cy8cmbr3110-sx2i 16-pin soic industrial up to 10 up to 10 0 up to 2 up to 5 1 i 2 c / gpo cy8cmbr3108-lqxi 16-pin qfn industrial up to 8 up to 8 0 up to 2 up to 4 + hi 1i 2 c / gpo CY8CMBR3102-SX1I 8-pin soic industrial up to 2 up to 2 0 up to 2 up to 1 1 i 2 c/gpo cy8cmbr3002-sx1i 8-pin soic industrial 2 2 0 0 2 0 gpo
cy8cmbr3002, cy8cmbr3102 cy8cmbr3106s, cy8cmbr3108 cy8cmbr3110, cy8cmbr3116 datasheet document number: 001-85330 rev. *g page 31 of 37 packaging dimensions figure 21. 24-pin qfn (sawn) 4 4 0.55 mm 001-13937 *e
cy8cmbr3002, cy8cmbr3102 cy8cmbr3106s, cy8cmbr3108 cy8cmbr3110, cy8cmbr3116 datasheet document number: 001-85330 rev. *g page 32 of 37 figure 22. 16-pin qfn 3 3 0.6 mm figure 23. 16-pin soic (150 mil) 001-87187 ** 51-85068 *e
cy8cmbr3002, cy8cmbr3102 cy8cmbr3106s, cy8cmbr3108 cy8cmbr3110, cy8cmbr3116 datasheet document number: 001-85330 rev. *g page 33 of 37 figure 24. 8-pin soic (150 mil) thermal impedances solder reflow specifications ta b l e 2 0 illustrates the minimum sol der reflow peak temperature to achieve good solderability. table 19. thermal impedances package typical ja (c/w) 8-pin soic 127 c/w 16-pin soic 80 c/w 16-pin qfn 33 c/w 24-pin qfn 21 c/w table 20. solder reflow specifications package maximum peak temperature time at maximum temperature 8-pin soic 260 c 30 s 16-pin soic 260 c 30 s 16-pin qfn 260 c 30 s 24-pin qfn 260 c 30 s 51-85066 *f
cy8cmbr3002, cy8cmbr3102 cy8cmbr3106s, cy8cmbr3108 cy8cmbr3110, cy8cmbr3116 datasheet document number: 001-85330 rev. *g page 34 of 37 appendix units of measure table 21. units of measure symbol units of measure c degrees celsius ff femtofarad hz hertz kbps kilobits per second khz kilohertz k kilo ohm mhz megahertz a microampere f microfarad s microsecond ma milliampere ms millisecond mv millivolt na nanoampere ns nanosecond nv nanovolt ohm pp peak-to-peak pf picofarad s second vvolt
cy8cmbr3002, cy8cmbr3102 cy8cmbr3106s, cy8cmbr3108 cy8cmbr3110, cy8cmbr3116 datasheet document number: 001-85330 rev. *g page 35 of 37 glossary reference documents c p parasitic capacitance. ez-click the customizer tool (gui) that enables easy re gister configurability and debugging for the cy8cmbr3xxx family of controllers. gpo general purpose output ? that is, an output pin on a chip that the user can configure. fss flanking sensor suppression. an algorithm that distinguishes between signals from closely spaced buttons, eliminating false touches. it ensures that t he system recognizes only the first button touched. smartsense cypress capsense algorithm that continuously compensates for system, manufacturing, and environmental changes. snr a ratio of the sensor signal, when touched, to the noise signal of an untouched sensor. toggle an mbr device feature that toggles the state of gpos on every sensor activation. open-drain low-drive mode an output pin drive mode wherein logic 0 is re presented by a low voltage (that is, voltage < v ol ), whereas logic 1 is represented by floating the output line to a high impedance state. strong drive mode an output pin drive mode where logic 0 is represented by a low voltage (that is, voltage < v ol ), whereas logic 1 is represented by a high voltage (that is, voltage v > v oh ). raw counts a count value representing a digital count equivalent of sensed capacitance. baseline a filtered version of the raw counts . the baseline essentially tracks the value of the parasitic capacitance in the system but does not track the value of the finger capacitance. parasitic capacitance the intrinsic capacitance of pc board traces to sensors. finger capacitance additional capacitance introduced on a capsense sensor when a finger approaches/touches the sensor. global setting a setting value that is common for all elements of a set. active low signal a signal that indicates the active state by logi c 0 and the inactive state by logic 1 values. active high signal a signal that indicates the active state by logi c 1 and the inactive state by logic 0 values. document title description capsense cy8cmbr3xxx design guide provides design guidance for using capaci tive touch sensing (capsense) function- ality with the cy8cmbr3xxx family of capsense controllers. getting started with capsense? provides a starting point for anyone who is new to capacitive touch sensing (capsense) and for anyone learning key design considerations and layout best practices. design toolbox includes four sections ? ge neral layout guidelines for a capsense pcb, a layout estimator for estimating button dimensions , a power consumption calculator (based on button dimensions), and the design validat ion tool to validate the layout design. ez-click user guide gives instructions on how to install and uninstall the ez-click customizer tool and describes how to set up the boards. it also includes detailed descriptions of all the tabs in the gui. cy8cmbr3xxx programm ing specifications gives the information necessary to pr ogram the nonvolatile memory of the cy8cmbr3xxx devices. it describes the communication protoc ol required for access by an external programmer, explai ns the programming algorithm, and gives electrical specifications of the physical connection. capsense? express? controllers registers trm lists and details all registers of cy8cmbr3102, cy8cmbr3106s, cy8cmbr3108, cy8cmbr3110, and cy8cmbr3116 capsense ? express? controllers. all registers are lis ted in the order of address.
cy8cmbr3002, cy8cmbr3102 cy8cmbr3106s, cy8cmbr3108 cy8cmbr3110, cy8cmbr3116 datasheet document number: 001-85330 rev. *g page 36 of 37 document history page document title: cy8cmbr3002, cy8cmbr3102, cy8c mbr3106s, cy8cmbr3108, cy8cmbr3110, cy8cmbr3116 capsense ? express? controllers with smartsense? auto-t uning 16 buttons, 2 sliders, proximity sensors document number: 001-85330 revision ecn orig. of change submission date description of change *g 4359354 dche 05/06/2014 updated links to the followi ng web pages: ez-click, cypress online store, and mbr3 evaluation kit. changed time at max temperature from 20 seconds to 30 seconds.
document number: 001-85330 rev. *g revised may 6, 2014 page 37 of 37 psoc? and capsense? are registered trademarks and psoc designer?, smartsense?, ez-click?, capsense express?, and programmable s ystem-on-chip? are trademarks and of cypress semiconductor corporation. purchase of i2c components from cypress or one of its sublic ensed associated companies conveys a license under the philips i2c patent rights to use these components in an i2c system, provided that the system conforms to the i2c standard specification as defi ned by philips. as from october 1st, 2006 philips semiconduct ors has a new trade name - nxp semiconductors. all products and company names mentioned in this document may be the trademarks of their respective holders. cy8cmbr3002, cy8cmbr3102 cy8cmbr3106s, cy8cmbr3108 cy8cmbr3110, cy8cmbr3116 datasheet ? cypress semiconductor corporation, 2013-2014. the information contained herein is subject to change without notice. cypress s emiconductor corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a cypress product. nor does it convey or imply any license under patent or other rights. cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement wi th cypress. furthermore, cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. the inclusion of cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies cypress against all charges. any source code (software and/or firmware) is owned by cypress semiconductor corporation (cypress) and is protected by and subj ect to worldwide patent protection (united states and foreign), united states copyright laws and internatio nal treaty provisions. cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the cypress source code and derivative works for the sole purpose of creating custom software and or firmware in su pport of licensee product to be used only in conjunction with a cypress integrated circuit as specified in the applicable agreement. any reproduction, modification, translation, compilation, or repre sentation of this source code except as specified above is prohibited without the express written permission of cypress. disclaimer: cypress makes no warranty of any kind, express or implied, with regard to this material, including, but not limited to, the implied warranties of merchantability and fitness for a particular purpose. cypress reserves the right to make changes without further notice to t he materials described herein. cypress does not assume any liability arising out of the application or use of any product or circuit described herein. cypress does not authori ze its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. the inclusion of cypress? prod uct in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies cypress against all charges. use may be limited by and subject to the applicable cypress software license agreement. sales, solutions, and legal information worldwide sales and design support cypress maintains a worldwide network of offices, solution center s, manufacturer?s representatives, and distributors. to find t he office closest to you, visit us at cypress locations . products automotive cypress.co m/go/automotive clocks & buffers cypress.com/go/clocks interface cypress. com/go/interface lighting & power control cypress.com/go/powerpsoc cypress.com/go/plc memory cypress.com/go/memory psoc cypress.com/go/psoc touch sensing cyp ress.com/go/touch usb controllers cypress.com/go/usb wireless/rf cypress.com/go/wireless psoc ? solutions psoc.cypress.com/solutions psoc 1 | psoc 3 | psoc 4 | psoc 5lp cypress developer community community | forums | blogs | video | training technical support cypress.com/go/support


▲Up To Search▲   

 
Price & Availability of CY8CMBR3102-SX1I

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X